# CoMerge: Toward Efficient Data Placement in Shared Heterogeneous Memory Systems

Thaleia Dimitra Doudali Georgia Institute of Technology thdoudali@gatech.edu Ada Gavrilovska Georgia Institute of Technology ada@cc.gatech.edu

## **ABSTRACT**

Emerging systems with heterogeneous memory components demand new mechanisms and policies for spanning applications' data across the complex memory substrate. This is particularly important for data-intensive scientific or analytics applications, demanding both large memory capacity and fast access speeds, which can only be satisfied by embracing memory heterogeneity. Current approaches advocated in research are based on detailed full-application profiles, and while they show promise with respect to their effectiveness, their utility can be limited when considering multi-tenant environments, that need to support collocation and dynamic activity of different applications. As a step toward extending the current state-of-the-art, we propose CoMerge, a memorysharing rather than partitioning technique, that prioritizes allocations of performance-critical data across collocated applications, with respect to their overall sensitivity to changes in memory latency and bandwidth.

#### CCS CONCEPTS

• Hardware → Analysis and design of emerging devices and systems; Emerging architectures; Emerging tools and methodologies;

# **KEYWORDS**

Hybrid Memory Management, Shared Heterogeneous Memory Systems, Data Tiering

## **ACM Reference Format:**

Thaleia Dimitra Doudali and Ada Gavrilovska. 2017. CoMerge: Toward Efficient Data Placement in Shared Heterogeneous Memory Systems. In *Proceedings of MEMSYS 2017, Alexandria, VA, USA, October 2–5, 2017,* 11 pages. https://doi.org/10.1145/3132402.3132418

## 1 INTRODUCTION

Data-intensive applications pose demands for memory capacity and speeds that cannot be addressed with DRAM, given its cost and scaling issues. As a result, a plethora of new memory technologies have emerged – from fast, but small-capacity High Bandwidth Memory (HBM), to much slower and larger non-volatile memories (NVM). Thus, future systems will couple small portions of "fast"

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from permissions@acm.org.

MEMSYS 2017, October 2–5, 2017, Alexandria, VA, USA © 2017 Association for Computing Machinery. ACM ISBN 978-1-4503-5335-9/17/10...\$15.00 https://doi.org/10.1145/3132402.3132418

memory (DRAM or HBM) with larger amounts of "slow" memory (NVMs, or off-chip DRAM relative to on-chip memory), creating a heterogeneous memory substrate.

In such hybrid memory systems, data-intensive applications, that require significant amounts of memory capacity, will end up spanning their dataset across both fast and slow memory components. Careful management of the dataset mapping is necessary in order to maximize the utility of the available fast memory, and achieve application performance that approaches a limit equivalent to an all-fast-memory mapping.

There has already been progress on developing support for data placement, i.e., tiering, and for dynamic data management across memory components in a hybrid memory system. Most of the hardware or system-level solutions are focused on improving over current heterogeneity-unaware techniques, however there continues to be a significant gap relative to the ideal all-fast-memory executions [4, 7]. To bridge this gap, new interfaces [3] and application profiling methodologies [5, 11, 14] are being proposed. The goal of these approaches is to allow application developers to perform *a-priori* detailed profiling of the application's use of its different data structures, and based on some notion of cost, establish partial ordering of the data structures (or regions of memory). This ordering is then used to prioritize the placement of "high priority" data structures to the available fast memory.

For instance, Dulloor et al. [5] explore the data placement problem for data-intensive cloud applications such as data stores and graph applications. They observe that the frequency of accesses to a data structure is not sufficient to define the cost by itself. Additional knowledge of the access pattern (sequential, random, pointer chasing) is necessary, as it varies the effective access latency in modern superscalar out-of-order processors. Also, they observe that the density of accesses may not be uniform across the whole data structure size, thus they break the cost calculations on a memory region granularity. In this way, they can place parts of a data structure in a memory component due to restricted available capacity. Similarly, Du Shen et al. [14] perform array-centric cost calculations based on the same observations, using the array size and access distribution, and adding cache reuse tracking for data locality classification. In both cases, the authors are able to establish an ordering of the data structure regions such that the resulting placement in the available fast memory leads to improvements in application performance and efficiency. Peña and Balaji take a different approach by mapping the placement arrangement to the multiple knapsack problem, where the knapsacks are the different memory components of a certain capacity, the weight of the data structures is their size and the value is the number of the load cache misses that they incur [11]. Using a small set of HPC applications, they too are able to obtain data layouts that improve performance.

While these efforts are successful in establishing memory allocations which lead to performance gains, they make the assumption that one application can make exclusive use of all the available fast memory. Given the fact that datacenter and exascale systems are shared environments, there needs to be a solution that accounts for different applications running simultaneously, sharing resources and competing for fast memory allocations. Existing solutions can be directly applied in multi-tenant environments, using static memory partitioning schemas. However, such techniques trade-off resourse to application fairness. For example, a resource-fair schema will divide the available memory into equal portions for every collocated application, whereas an application-fair layout will split memory into sizes proportional to the overall workload's memory footprint. Additionally, they still do not account for the overall priority of an application against another. The priority can be directly associated with the applications QoS requirements, or it can be established based on its sensitivity against execution over slow memory. More specifically, if an application benefits more than others from using fast memory, it should be given priority in allocating data in fast memory. Overall, there are many parameters that need to be addressed, in order to be able to provide performance gains across co-running applications.

Motivated by these requirements, we investigate the opportunity to enrich the existing data tiering solutions, in order to facilitate efficient data placement in shared environments. We pursue this specifically targeting a wide range of data-intensive scientific application kernels, with goals of providing insights relevant to the HPC community looking to revamp its systems software stacks and toolchains in preparation for the next generation pre-exascale systems with heterogeneous memories, such as ORNL's Summit and LLNL's Sierra. We make the following initial observations:

- Applications can have varying degrees of sensitivity when accessing data allocated in slower memory components. These can very from high and medium to low and even non-existing. The case of non-sensitive workloads is particularly important as it eliminates the need for offline profiling and data tiering, at least not beyond established benefits related to increasing the aggregate system bandwidth [4].
- 2. The contribution of the applications' data structures to the overall performance shows great variability as well. There are cases where computational kernels have dominant data objects, whose allocation to the fast memory is absolutely crucial to the overall application performance.
- 3. The above two observations apply across single as well as multithreaded application kernels.
- 4. Static memory partitioning schemas fail to leverage the full potential of the existing solutions and performance gains, due to possible capacity restrictions and placement cost calculations that are agnostic to the collocation impact.

In fact, the utility of *a-priori* profiling of full applications is limited when dealing with dynamic workloads, particularly when workloads are collocated in shared multi-tenant environments. The profiling complexity increases with application complexity, and it is unclear what effect it will have on the portability of the applications and the development cycle. The expectation that developers would engage in careful analysis of the ideal layout of their data for each workload, is not scalable. Even for domains where "hero"

| Factor       | B:1  | B:1  | B:0.5 | B:0.25 | B:0.2 | B:0.15 |
|--------------|------|------|-------|--------|-------|--------|
|              | L:1  | L:2  | L:3   | L:2.5  | L:5   | L:5    |
| Latency (ns) | 67   | 131  | 197   | 174    | 310   | 300    |
| BW (GB/s)    | 11.7 | 11.7 | 4.9   | 2.8    | 2.2   | 1.7    |

Table 1: Testbed Bandwidth and Latency values for DRAM (B:1 L:1) and emulated NVM (B:x L:y) of x times reduced bandwidth and y times increased latency.

programmers are the norm – such as the HPC domain – current plans for next generation systems exhibit sufficient differences in the configurations of fast vs. slow memory [13], that programmerguided placement methods will limit the portability of the codes. By focusing on key application components, that define a big part of the application performance and overall need of fast memory, developers, or future toolchains and dynamic resource managers, can make certain placement decisions more rapidly, potentially expanding additional monitoring and analysis cycles on a much smaller portion of the applications' memory accesses.

Based on these observations, we propose **CoMerge** – a memory-sharing technique that makes decisions on a data structure level granularity and prioritizes fast memory allocations of performance-critical data across the different applications with respect to their degree of sensitivity to slow memory. CoMerge relies on the novel metric of *co-benefit*, that is able to capture the data structure-level contribution to application's performance, as well as the sensitivity of the overall workload to execution over slower memory components. Experimental analysis with the Polybench benchmark suite and several CORAL mini apps, show that CoMerge is able to improve performance across all collocated applications, as well as provide high utilization of the shared fast memory.

# 2 EXPERIMENTAL METHODOLOGY

**Testbed.** All analysis presented in this paper are based on experimental data gathered on a testbed emulating a heterogeneous memory environment. The testbed consists of a 12-core dual-socket Intel Xeon platform, with two 4 GB DDR3 nodes, and 12 MB shared Last Level Cache. We emulate "slow memory", referred to as SlowMem from here on, by adjusting the latency and bandwidth of one of the DRAM sockets, as done in prior research [7, 8]. More specifically, we apply thermal throttling to reduce the socket's bandwidth, as well as increase the effective access latency, thus experimenting with various combinations which result in slower access to the specific socket. We refer to the baseline memory performance based on the other DRAM memory node as FastMem. Table 1 summarizes the latency and bandwidth values, as well as the corresponding approximate factors of bandwidth reduction and latency increase.

**Benchmarks.** We base part of our analysis on the Polybench/C benchmark suite [12], as it provides a big range of representative scientific applications, from linear algebra kernels and solvers, to stencil computations and data mining algorithms. It consists of simple kernels with clear marking, that are being widely used as building components in HPC applications. The original version of the benchmark suite does not support multi-threaded execution, but there exist modified versions suitable for multicores, GPUs and accelerator environments [6]. For brevity, we focus the current



Figure 1: Performance slowdown across three CORAL benchmarks, normalized to 'all-in-DRAM' execution. The white bottom part in XSBench shows the corresponding runtime of its initialization phase.

discussion on the observations made with the single-threaded versions of the benchmarks, as they already stress the applications' sensitivity to the memory subsystem.

Additionally, we choose three of the 'skeleton benchmarks' in the CORAL suite of mini apps [1]: XSBench [15], CLOMP [2] and STREAM [9]. These are benchmarks of significantly bigger size (in terms of lines of code) and they have access patterns that are representative of HPC applications. We deploy their OpenMP version, thus extending our analysis to multi-threaded applications, as they may have different behavior when running over heterogeneous memory subsystems. The experiments are done configuring these applications to run as many threads as the available cores on the Node, which is 12 in our testbed. Brief description of these benchmarks is provided in Section 3.2.

Methodology. The analyses presented in the paper are grouped in two categories. The first group, in Section 3.1, describes the overall sensitivity analysis for the target applications, as a function of the different memory parameters emulated on our testbed. The second group focuses on a subset of applications and performs a deep-dive analysis of how select application components (i.e., data structures) contribute to its performance sensitivity (in Section 3.2), and how do collocation and memory partitioning techniques impact the overall performance across applications (Section 4). For this second part we configure SlowMem to be accessed with 0.2x the bandwidth and 5x the latency of FastMem. Also, for the collocation analysis we further restrict the available FastMem from 4 GB down to e.g. 3 GB or 2 GB, so that the aggregate workload sizes exceed the capacity. The SlowMem is always fixed to 4 GB capacity. We use the Linux NUMA API to explicitly allocate memory in FastMem and SlowMem. All application's datasets are not exceeding the available memory on the NUMA sockets, thus they do not result in virtual paging. Finally, the application processes have the same standard execution priority on the Linux platform.

# 3 SENSITIVITY ANALYSIS

# 3.1 Overall Application Sensitivity

## **CORAL Experiments**

Figure 1 shows the run time slowdown of the CORAL benchmarks when all data is allocated in SlowMem, for different combinations of bandwidth and latency, normalized to the baseline where all data

| Sensitivity | Kernels                                      | Total |
|-------------|----------------------------------------------|-------|
| level       |                                              |       |
| None        | doitgen, fdtd-apml, seidel-2d                | 3/33  |
| Low         | bicg, syr2k, gramschmidt, adi, gemsumv,      | 6/33  |
|             | atax                                         |       |
| Medium      | durbin, syrk, trmm, symm, dynprog, corre-    | 12/33 |
|             | lation, covariance, mvt, reg_detect, gemver, |       |
|             | cholesky, trisolv                            |       |
| High        | gemm, 2mm, floyd-warshall, jacobi-2d, lu,    | 12/33 |
|             | ludcmp, jacobi-1d, fdtd-2d, 3mm, XSBench,    |       |
|             | CLOMP, STREAM                                |       |

Table 2: Sensitivity classification across the 30 Polybench and 3 CORAL Benchmarks.

lives in FastMem. We observe that all three applications are highly sensitive to SlowMem data allocations and accesses, because the execution time increases when memory accesses are getting even more throttled. In the case of emulated NVM with 0.15 times less bandwidth and 5 times bigger latency, we see a 4x-6x slowdown from FastMem execution, which is very significant.

In particular, the XSBench kernel consists of two discrete phases: the initialization phase which is run by a single thread in the beginning of execution, and the actual computation phase which is done by all 12 OpenMP threads in parallel. The white bottom part in XSBench in Figure 1 shows the total XSBench slowdown, when the computation phase is configured to have few iterations, such that the initialization phase dominates the runtime. In this case, we see that the overall application run time is not sensitive to execution over slower memory components.

# Polybench Experiments

Similarly, Figure 2 shows the performance slowdown in the execution time of the Polybench suite in a setup where all data is in the available SlowMem (for different levels of throttled bandwidth and latency) compared to a baseline configuration where all data fits in FastMem. We observe that there are kernels that execute up to 4x times slower in an SlowMem-only system, as well as others that do not get affected at all by the slower memory environment. We can classify the kernels into four distinct levels of sensitivity, which correspond to the degree of performance slowdown they incur, due to SlowMem-only memory accesses, as summarized in Table 2.

## **Takeaways**

The observation that not all applications (or some of their phases) are equally sensitive, when accessing slower memory components, can enable even more sophisticated decisions in data tiering solutions. For example, non sensitive kernels can leverage the presence of SlowMem, allocating their entire dataset there, eliminating any need for offline profiling and finer granularity data placement decisions. Also, they further facilitate possible application co-running senarios, by leaving more available FastMem space for other workloads, that may have a higher sensitivity degree to SlowMem. More broadly, the overall sensitivity of an application is an extra parameter that needs to be taken into account when thinking about resource partitioning in shared environments. It can be used as an overall priority factor, when determining the amount of FastMem that each application can use, as we describe in Section 4. Finally,



Figure 2: Performance slowdown across Polybench/C, normalized to 'all-in-DRAM' execution.

the degree of sensitivity is also important to be captured for applications that have to respect Quality of Service (QoS) guarantees. It can determine the level of extra performance tuning needed to provide similar services in heterogeneous memory systems, compared to current DRAM-only environments.

## 3.2 Data Structure Sensitivity

Next, we analyse the application sensitivity to data tiering across FastMem and SlowMem, using the testbed described in Section 2. We choose a few representative kernels from Polybench Suite across different sensitivity groups, as well as the three CORAL benchmarks, and look deeper into the algorithm that they implement, as well as the primary data structures they define. Then, we run each benchmark with different placement configurations. More specifically, using the Linux NUMA API we place into FastMem one data structure at a time, allocating the rest in SlowMem, and measure the overall execution time of the application. This type of data tiering allows us to capture the benefit of placing a particular data object into FastMem, by observing the difference in execution time between the two distinct configurations, where all data is placed either in FastMem or SlowMem.

We define the *benefit* of placing data object O into FastMem as follows, where t is the corresponding application execution time, F and S are the execution times when all objects are in FastMem and SlowMem, respectively.

$$Benefit(O) = \frac{t(O) - S}{F - S}$$

The benefit factor can range between 0, which is the all-in-SlowMem configuration, to 1 being the all-in-FastMem configuration. A high benefit factor close to 1, indicates that the data structure O significantly contributes to the application's memory sensitivity, and should get high priority in getting allocated in FastMem. Thus, using these benefit factor values for the different data objects of an application, we are able to define a partial ordering of them, in a similar way done by the related work described in Section 1. Table 3 summarizes the execution times and benefit calculations across kernels from different sensitivity levels. More specifically, the first row of each table represents the best case scenario, where all data objects are allocated in FastMem, therefore the benefit factor is 1 and the size reflects the total memory footprint of the application. Similarly, the last row corresponds to the worst case scenario,

where all data allocations are serviced from SlowMem, forcing a zero benefit factor. The middle rows highlight the execution time of the application, when only one particular object is allocated in FastMem, and the performance benefit the application gets, when this object is accessed through FastMem. The notion of co-benefit factor will be introduced in Section 4.2.

# **CORAL Experiments**

The bechmarks from the CORAL suite are all very sensitive to execution over SlowMem, thus we do a deep-dive analysis for each one.

XSBench. XSBench is mini app that simulates the most computationally intensive part of the Monte Carlo transport algorithm, which is the calculation of macroscopic neutron cross-sections [15]. As per the official CORAL description, the purpose of XSBench is to stress the memory subsystem of a single node. The user can define the number of nuclides and gridpoints per nuclide, as well as the number of lookups of cross-section data that will be performed. The first two define the dataset size and the last one the length of the computation. The mini app consists of two discrete phases, the initialization of the data, which is done by the main thread, and the core computation of lookups, which is done in parallel by the number of thread the user configures. If the number of lookups defined is not big enough, then the initialization phase dominates the run time, as we observed in Section 3.1. There are two main data structures, the nuclide grid, which holds the matrix of nuclide grid points, and the energy grid which holds the corresponding energy values.

We experiment with 12 threads, 355 nuclides, 2000 grid points per nuclide and 50 million lookups. Table 3a holds the raw values of the total run time (initialization and computation phase), when all data is allocated in FastMem only and SlowMem only, as well as the benefit factors of the individual data structures. We observe that the data structure energy grid has only a benefit factor of 0.14 compared to the 0.9 of nuclide grid, even though its size is extremely larger, being 970 MB compared to 30 MB. This is due to the fact that accesses to the nuclide grid result in a significant number of Last Level Cache misses due to its access pattern, thus the mini app spends a lot of stall cycles waiting to load nuclide grid data from memory [10]. This is why the application benefits immensely when this object is allocated in FastMem. Therefore,

| FastMem | Time     | Benefit | Co-     | Size   |
|---------|----------|---------|---------|--------|
| alloc   |          |         | benefit |        |
| All     | 35.37 s  | 1       | 3       | 1 GB   |
| nuclide | 42.58 s  | 0.9     | 2.7     | 30 MB  |
| energy  | 102.38 s | 0.14    | 0.42    | 970 MB |
| None    | 113.17 s | 0       | 0       | 0      |

| FastMem  | Time    | Benefit | Co-     | Size    |  |  |
|----------|---------|---------|---------|---------|--|--|
| alloc    |         |         | benefit |         |  |  |
| All      | 49.3 s  | 1       | 3       | 1.5 GB  |  |  |
| parts    | 160.1 s | 0.019   | 0.057   | 250 MB  |  |  |
| zones    | 49.4 s  | 0.99    | 2.97    | 1250 MB |  |  |
| None     | 162.2 s | 0       | 0       | 0       |  |  |
| a a - a. |         |         |         |         |  |  |

| FastMem | Time     | Benefit | Co-     | Size   |
|---------|----------|---------|---------|--------|
| alloc   |          |         | benefit |        |
| All     | 28.83 s  | 1       | 3       | 1.6 GB |
| a       | 75.38 s  | 0.4     | 1.2     | 534 MB |
| b       | 75.53 s  | 0.39    | 1.17    | 534 MB |
| С       | 61.19 s  | 0.59    | 1.77    | 534 MB |
| None    | 106.55 s | 0       | 0       | 0      |

(a) XSBench (high)

(b) CLOMP (high)

(c) STREAM (high)

| FastMem      | Time    | Benefit | Co-     | Size   | FastMem | Time     | Benefit | Co-     | Size   |
|--------------|---------|---------|---------|--------|---------|----------|---------|---------|--------|
| alloc        |         |         | benefit |        | alloc   |          |         | benefit |        |
| All          | 29.45 s | 1       | 0       | 1 GB   | All     | 116.86 s | 1       | 1       | 1.5GB  |
| C4           | 29.68 s | 0.81    | 0       | 1 MB   | Х       | 136.38 s | 0.62    | 0.62    | 500 MB |
| sum          | 29.9 s  | 0.63    | 0       | 498 MB | В       | 141.17 s | 0.53    | 0.53    | 500 MB |
| A            | 30.5 s  | 0.15    | 0       | 498 MB | A       | 150.47 s | 0.34    | 0.34    | 500 MB |
| None         | 30.69 s | 0       | 0       | 0      | None    | 168.15 s | 0       | 0       | 0      |
| (1) 1 24 / ) |         |         |         |        |         | / \      | 1. /1   |         |        |

| FastMem | Time     | Benefit | Co-     | Size   |
|---------|----------|---------|---------|--------|
| alloc   |          |         | benefit |        |
| All     | 56.44 s  | 1       | 2       | 250 MB |
| В       | 56.98 s  | 0.99    | 1.98    | 125 MB |
| A       | 130.25 s | 0.04    | 0.08    | 125 MB |
| None    | 133.05 s | 0       | 0       | 0      |

(d) doitgen (none)

(e) adi (low)

(f) trmm (medium)

| Time     | Benefit                                     | Co-                                                          | Size    |
|----------|---------------------------------------------|--------------------------------------------------------------|---------|
|          |                                             | benefit                                                      |         |
| 49.55 s  | 1                                           | 3                                                            | 1.5 GB  |
| 114.07 s | 0.48                                        | 1.44                                                         | 500 MB  |
| 127.91 s | 0.37                                        | 1.11                                                         | 500 MB  |
| 138.83 s | 0.29                                        | 0.87                                                         | 500 MB  |
| 174.58 s | 0                                           | 0                                                            | 0       |
|          | 49.55 s<br>114.07 s<br>127.91 s<br>138.83 s | 49.55 s 1<br>114.07 s 0.48<br>127.91 s 0.37<br>138.83 s 0.29 | benefit |

(g) fdtd-2d (high)

| ſ | FastMem | Time    | Benefit | Co-     | Size   |
|---|---------|---------|---------|---------|--------|
| l | alloc   |         |         | benefit |        |
|   | All     | 28.67 s | 1       | 3       | 1 GB   |
| Ì | A       | 59.64 s | 0.61    | 1.83    | 500 MB |
| ĺ | В       | 62.52 s | 0.58    | 1.74    | 500 MB |
| ĺ | None    | 109.7 s | 0       | 0       | 0      |
|   |         |         |         |         |        |

(h) jacobi-2d (high)

Table 3: Execution time in data tiering. Application sensitivity classification in parentheses.

we not only see that there may be significant difference in the contribution of the different data structures to the overall application slowdown, but also that this difference may be independent of the size of the object itself.

**CLOMP.** CLOMP is a benchmark designed to capture OpenMP overheads, as well as general threading, NUMA, caching, prefetching and memory latency and bandwidth factors that impact application performance [2]. There are two main data structures that formulate an unstructured mesh, parts and zones which correspond to the two dimensions of the mesh. The computation over the mesh is very basic algebra, so that the result can be verifiable. Essentially, parts is a list of pointers to the zones, and the computation is done over the zones. The benchmark consists of 7 individual sub-tests running one after the other, testing different individual threading overheads.

We experiment with 12 threads and a mesh of 64000 parts of 640 zones each, where each zone is 32 bytes. Table 3b shows the overall slowdown of the aggregate execution time of all the 7 tests when all data is allocated in SlowMem, compared to the case where all fits in FastMem. We see that the parts list of pointers has trivial benefit factor, something that is expected because it is accessed only as a gateway to the zones. Zones is the main data structure where computation is done as it is also reflected in its size. This is the reason why zones has benefit factor value almost close to 1. Thus, it is crucial that it is allocated in FastMem, otherwise the impact of using FastMem will be negligible and the application runtime will be as if all data was allocated in SlowMem.

**STREAM.** STREAM is the predominant synthetic benchmark to measure the bandwidth of a memory node [9]. It reports the computation rate (MB/s) and execution time of four distinct kernels

over three matrix data structures a, b and c. More specifically, the computation kernel is c = a for 'copy', b = scalar \* c for 'scale', c = a + b for 'add', and a = b + scalar \* c for 'triad'.

We experiment with 12 threads and matrix size of 70 million elements each. Table 3c shows the aggregate runtime of all four kernels when the matrices are allocated in FastMem and the slow-down when all are in SlowMem. The different matrices have similar benefit factor values, with matrix c having the higher one, due to the fact that it is accessed across all four kernels, whereas a and b participate only in three kernels. Therefore, c should be prioritized for allocation in FastMem, following a and then b who have trivial difference in the benefit factor value.

# Polybench Experiments

Overall, there is great variability in the benefit factor values of the different data objects amongst the various Polybench kernels. We look deeper into what are the algorithm and data structures of the following kernels, which belong in different sensitivity groups.

**doitgen.** The multiresolution analysis kernel doitgen uses two 3D matrices A and sum and one 2D matrix C4. The computation can be summarized as sum = sum + A \* C4. Since the kernel is not sensitive to the presence of SlowMem, we see small variability in the execution time for the different tiering configurations, as per Table 3d. However, the benefit calculations can still define a partial ordering of C4 > sum > A. Although C4 is of trivial size compared to the other data structures, it receives such an amount of accesses that attributes a higher benefit factor than the others.

**adi.** The alternating direction implicit solver kernel uses three twodimensional matrices of the same size. The mathematical formula is more complex, but it is such that the number of accesses per matrix give a different benefit factor value to each one, ordering them as X > B > A, as per Table 3e. However, as far as the total runtime is concerned, there is no significant difference across the various data tierings, because the kernel has low overall sensitivity to execution over slower memory.

**trmm.** The triangular matrix multiply kernel calculates a triangular matrix multiplication of B = A \* B, where A and B are matrices of the same size. The fact that matrix B is getting much more read and write accesses than A, in combination with the irregular access pattern of the triangular multiplication, results in the accesses to matrix B being crucial to the overall application performance, as we can see in Table 3f.

**fdtd-2d.** The 2D finite different time domain kernel uses three two-dimensional matrices of the same size, which have similar benefit factor values. Overall, the application is very sensitive to slower memory, because every data tiering configuration incurs between 2x-3.5x slowdown from the all-in-FastMem configuration, as per Table 3g, thus intelligent data placement of the different data structures is crucial to performance.

**jacobi-2d.** The 2D jacobi stencil computation kernel uses two twodimensional arrays A and B of equal size, in order to solve the A\*x=B using the Jacobi method. Both matrices are almost equally important for performance, as their benefit factor values are very similar, according to Table 3h. Also, the kernel overall is very sensitive to slower memory and the benefit factors of the matrices are around 0.5 meaning that placing even one of them in FastMem can mitigate the overall slowdown by 50%.

# Takeaways

Overall, we see that there can be high variability in the contribution of each data structure to the application runtime. We capture this contribution into a benefit factor value. On the one hand, there are kernels whose data objects have similar such values, so allocating any of them in FastMem can mitigate to some degree the slowdown from running the whole application over SlowMem. On the other side, there are kernels where the difference between the benefit factor of the objects is extremely significant and placement of one data structure to FastMem is the only way to mitigate the slowdown from allocating all data in SlowMem. Also, these observations apply to both single as well as multi-threaded applications, highlighting the importance for clever data placement decisions over a broad spectrum of application kernels and algebraic computations. Moving forward, these remarks are especially important to be captured in shared environments, where co-existing applications will compete for the available FastMem and sophisticated data tiering solutions are the only way to maximize performance across a group of applications, instead of just one.

# 4 COLLOCATION ANALYSIS

Data tiering techniques are able to mitigate the performance slowdown of an application, that spans its dataset across heterogeneous memory components, by occupying all the available FastMem and servicing with lower latency as many memory requests as possible. However, in the case of multi-tenant environments, the available FastMem will be yet another resource that needs to be fairly and optimally distributed across co-running applications.

In this section, we first experiment with techniques that divide the total available FastMem across the co-running kernels and evaluate their effectiveness. Then, based on the observations made in Section 3, regarding the sensitivity to slow memory on an application as well as data structure level, we further refine the tiering solutions for collocated workloads, proposing memory-sharing techniques.

The performance of the proposed techniques across the CORAL and Polybench benchmarks is depicted in Figures 3, 4 and their effectiveness is summarized in Table 4 for the CORAL benchmarks. We evaluate the effectiveness of all schemas, using the following criteria:

- 1. The total runtime slowdown of an application when running in collocation, compared to standalone execution with all data allocated in FastMem ('All fast'). One part of this slowdown is attributed to SlowMem accesses due to data tiering and the other part captures the absolute impact of execution over shared resources. A technique that is able to highly mitigate this slowdown across most collocated applications is more efficient compared to the others.
- 2. The aggregate utilization of FastMem from all collocated applications. We define  $FastMem\ Utility = \frac{Bytes\ Allocated}{Capacity}$ . Utility can be less than 1, if the workload size exceeds the FastMem capacity, due to the assumption that there is no support for partial object allocations, thus if a data structure doesn't fit into the available FastMem, it cannot be placed there, giving its position to the next object in the order determined by the benefit factors. High FastMem utility shows that the schema is able to make efficient use of the available FastMem and that will translate to higher application performance.

All following techniques are static, because they assume that applications will first need to execute the offline profiling phase, that will determine the priority order for FastMem allocations of the different data objects, and then start execution using the part of FastMem they're entitled to. The partitioning schemas also require prior knowledge of the number of collocated applications, so as to define the amount of partitions.

## 4.1 Static Partitioning

Existing data tiering solutions, described in Section 1, can be directly applied into a shared heterogeneous memory system, when partitioning the available FastMem into parts private to each application. We experiment with the following predominant schemas to partition a shared resource.

**Equal Capacity Split.** This technique divides the available Fast-Mem into parts that are equal for every application. More specifically, the available FastMem of total capacity C will be split into N parts of size  $\frac{C}{N}$  for each out of the N workloads. It ensures fair partitioning of the available FastMem across the collocated applications.



Execution time slowdown from 'all-in-DRAM' for three different collocation combinations (separated with dashed lines). The shaded parts refer to the slowdown caused by data tiering. The unshaded parts depict the additional slowdown due to collocation.



Utility and objects allocated in FastMem. The total available FastMem capacity is the sum of the private partitions of each application.

Figure 3: Comparison of equal and proportional capacity split schemas for three different collocation combinations.

**Propotional Capacity Split.** This schema splits the available Fast-Mem into parts that are proportional to the overall workload sizes. In more detail, if FastMem has total capacity C and each out of the N applications has size  $S_i$ , then FastMem will be divided into parts of size  $C * \frac{S_i}{\sum_{i=1}^N S_i}$ . This provides fairness on an application level and accounts for maximizing the FastMem utility, by adjusting the FastMem partitions to the application memory demands.

## **CORAL Experiments**

First, we experiment with three of the skeleton benchmarks in the CORAL suite. We collocate all three applications of 4.1 GB aggregate memory footprint, over 3 GB of shared FastMem and 4 GB of SlowMem. The individual working set sizes are 1 GB for XSBench, 1.5 GB for CLOMP and 1.6 GB for STREAM, as shown in Table 3. The partition sizes are 1 GB for each benchmark in the case of the equal capacity split method. For the proportional capacity split schema XSBench gets 731 MB of FastMem, CLOMP 1097 MB and STREAM 1172 MB. The objects allocated in FastMem for every collocated application are depicted in Figure 3. In addition, we run these three multi-threaded applications using 4 instead of 12 threads, so that when all three are co-executing they do not exceed the available cores on the node. In this way, we can eliminate other slowdown factors due to thread CPU scheduling and capture the overhead of sharing the hardware caches and memory subsystem. Furthermore, in order to account for the different run times of the three applications and the non-sensitive initialization phase of XSBench, we report the average run time of each one, excluding the very first and last run. Figure 3 shows the slowdown of the applications due to data tiering and collocation.

First, we observe that XSBench runs faster in the equal capacity split schema, due to the fact that all of its dataset fits in FastMem. Additionally, in the case of the proportional capacity split, most of its slowdown comes from the collocation rather than the data tiering itself, due to the fact that the object that is now allocated in SlowMem, has trivial benefit factor. However, the allocation of the low benefit factor object of significant size (970 MB) in SlowMem, incurs up to 1.5x additional slowdown.

Second, although CLOMP has the same data tiering in both partitioning schemas, it gets to run faster in the case of proportional capacity split. This can most likely be attributed to the fact that there is extra bandwidth available to use from the SlowMem, due to the data tiering imposing more data allocations, thus accesses to FastMem, than in the equal capacity scplit.

Third, STREAM incurs bigger slowdown in the case of equal capacity split, due to the capacity restriction allowing to allocate only one object in FastMem. Also, most of its slowdown comes from collocation rather than data tiering, further highlighting the impact of SlowMem accesses in shared execution environments.

Finally, the equal capacity split schema accounts for 0.59 of FastMem utility, compared to 0.45 in the proportional capacity split. In both cases, the utility is very restricted and shows the limitation of partitioning techniques to make clever data placement decisions, something that is reflected in the significant application slowdown imposed by collocation for the given data tierings.

## Polybench Experiments

Second, we experiment with collocating several Polybench kernels in pairs, two high sensitivity kernels jacobi-2d and fdtd-2d, as well as a high with a non sensitivite kernel fdtd-2d and doitgen. We

| Category     | Name                                                                     | Technique                                                                   | Slowdown from    | FastMem |
|--------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------|---------|
|              |                                                                          |                                                                             | ʻall-in-FastMem' | utility |
| Partitioning | Equal Capacity                                                           | Creates equal partitions of FastMem across collocated kernels. Each         | up to 7x         | 0.59    |
| rartitioning | Split                                                                    | kernel places objects to their partition, in descending benefit factor      |                  |         |
|              |                                                                          | order.                                                                      |                  |         |
|              | Proportional                                                             | Partitions FastMem in parts proportional to the individual workload         | up to 6x         | 0.45    |
|              | Capacity Split                                                           | sizes. Each kernel places objects to their partition, in descending benefit |                  |         |
|              |                                                                          | factor order.                                                               |                  |         |
|              | Fair Merge                                                               | Places objects in FastMem following the descending benefit factor order,    | up to 2.7x       | 0.87    |
| Sharing      |                                                                          | choosing from a different application at a time.                            |                  |         |
|              | Blind Merge                                                              | Places objects in FastMem following the descending benefit factor ab-       | up to 2.6x       | 0.96    |
|              |                                                                          | solute order of all applications.                                           |                  |         |
|              | CoMerge                                                                  | Places objects in FastMem following the descending co-benefit factor        | up to 2.6x       | 0.96    |
|              | absolute order of all applications. Has the same effect with Blind Merge |                                                                             |                  |         |
|              |                                                                          | for kernels in the same sensitivity level.                                  |                  |         |

Table 4: Summary and comparison of the effectiveness of data tiering techniques across the collocated CORAL benchmarks. Since these kernels belong to the same sensitivity level, Blind Merge and CoMerge have the same effect. Memory sharing techniques are efficient because they can significantly mitigate the runtime slowdown due to the higher FastMem utility.

fix the total available FastMem to be 2 GB. The working set sizes of the kernels are 1 GB for jacobi-2d and doitgen, and 1.5 GB for fdtd-2d, as you can refer back to Table 3. An equal capacity split schema will attribute 1 GB to each of the two co-running kernels. In contrast, a proportional capacity split schema will assign 0.8 GB of FastMem jacobi-2d and doitgen, and 1.2 GB of FastMem to fdtd-2d. Figure 3 shows the objects allocated in FastMem in both partitioning schemas. Figure 3 also shows the execution time of each kernel for the two different collocation pairs, normalized to the baseline case where all data could fit into FastMem in standalone execution. Due to the different execution completion times of the kernels, we start them together, repeat them multiple times, and report the average run time, excluding the final run, when one kernel finished before the others.

First, we observe that data tiering itself impacts performance in the standalone execution, which is obvious in the case of the highly sensitive kernel jacobi-2d. However, this is not the case for the non sensitive kernel doitgen, where data tiering does not slowdown the execution time. Second, the impact of collocation in both partitioning schemas is noticeable in the co-running execution of the high sensitivity kernels. Proportional capacity split provides slower runtime, due to the different data tiering of jacobi-2d, which influences fdtd-2d as well. However, we see that doitgen, which is a non-sensitive kernel, does not get impacted by data tiering, nor by collocation. More importantly, it does not affect the execution time of the collocated fdtd-2d, whose slowdown is attributed almost in total to data tiering. Finally, as far as the FastMem utility is concerned equal capacity split achieves full utilization due to the fact that the data structure sizes (500 MB) align well with the given capacity. This is not the case with proportional capacity split which utilizes FastMem by 0.75, because it tries to adjust to the overall workload size but fails to align well with the data structure sizes.

## Takeaways

Overall, this experiment first highlights the importance to identify the sensitivity level of a kernel, because non-sensitive ones can potentially co-exist with other applications without impacting

their performance. Second, we identify the great contribution of collocation to the runtime slowdown and the fact that allocation in SlowMem of objects with low benefit factor can have a trivial impact on standalone execution, but a significant contribution to the overall application slowdown in shared execution environments. Third, we observe that static partitioning techniques, in general, can fail to provide high FastMem utility and hurt application performance if the combination of data object sizes and available capacity is not alligned and there is no OS-level support for finer granularity data allocations. Thus, even though these techniques provide fairness in the use of FastMem, they may end up hurting not only the individual application performance, but also the performance of the collocated ones.

# 4.2 Sharing policies

Static partitioning techniques are essentially just applying the data tiering solutions to environments with even more restricted capacity. Especially in cases with very limited FastMem capacity, each placement decision can be crucial. In this section, we leverage the fact that the benefit factor values provide a normalized metric that captures the impact of the different application data structures on the overall workload sensitivity to execution over slower memory. We explore memory sharing schemas, so as to maximize the overall FastMem utility and facilitate decisions that increase performance across all applications, even if that restricts the fair usage of the shared FastMem. The following sharing policies merge the data structures of all collocated applications into a global object pool, where each object can be identified by the application where it belongs, its size and its benefit factor value. Then, they place objects into FastMem in descending order of benefit factor value, until total FastMem capacity is full. This is essentially a greedy algorithm, that can have two variances.

**Fair merge.** This technique orders the objects of all collocated applications by merging them in descending benefit factor order and choosing from a different workload each time. This schema ensures fairness, because it guarantees that all applications will be



Execution time slowdown from 'all-in-DRAM' for three different collocation combinations (separated with dashed lines). The shaded parts refer to the slowdown caused by data tiering. The unshaded parts depict the additional slowdown due to collocation.



Utility and objects allocated in FastMem.

Figure 4: Comparison of Fair Merge, Blind Merge and CoMerge schemas for three different collocation combinations.

able to allocate part of their dataset in FastMem, if there is enough available capacity. It is susceptible to unfair cases, though, where an application with one object of significant size and high benefit factor, may take up the majority of the available FastMem space. Also, the application order of choice impacts the data tiering, as there may be cases where some applications may have more objects in FastMem than others. We define this order with respect to the overall dataset size, so as to prioritize applications with bigger memory footprint.

**Blind merge.** This is a direct mergesort of the actual benefit factor values of the different data objects across the co-existing kernels, ignoring any application order. It allows for possible scenarios where one application may get full priority over another one, because its objects have bigger benefit factor values than the objects of the other kernels.

# **CORAL Experiments**

First, we experiment using the CORAL benchmarks configuration as in the previous subsection. The aggregate memory footprint is 4.1 GB and the available FastMem is 3 GB. The application data structures now form a global object pool whose sizes and benefit factor values are listed in table 3. In the fair merge schema, we choose one object at a time from every application, in descending order of overall dataset size. Thus, we choose one object from STREAM, then CLOMP and then XSBench and repeat until FastMem cannot fit any other whole objects. The objects allocated in FastMem are depicted in Figure 4. Similarly, for the blind merge schema we sort all objects from the global pool, in descending absolute benefit factor value and place them in FastMem until no other object fits. Figure 4 also

shows the execution time slowdown of each collocated application due to data tiering and collocation.

To begin with, as far as the slowdown due to data tiering is concerned, we see that it is similar in both fair and blind merge schemas. This is due to the fact that XSBench has the same data tiering, whereas CLOMP has a trivial benefit factor object in SlowMem and STREAM has all of its dataset in FastMem in the blind merge schema. Second, regarding the slowdown due to collocation we see that all applications benefit from the blind merge schema. This schema enables the optimal global data placement, because it keeps in FastMem the objects from XSBench and CLOMP that have a really high benefit factor and allocates all the dataset of STREAM in FastMem. This global data tiering, allows applications to benefit both from low access times to the objects that are critical to performance and allocated in FastMem. Additionally, it maintains the low impact to performance of the objects with low benefit factor, due to the efficient utilization of the SlowMem bandwidth. This was not the case in the static partitioning schemas, where objects with low benefit factor that were allocated in SlowMem would impact significantly the collocation slowdown, due to their accesses being interleaved with objects of high benefit factor allocated in SlowMem, inflicted by the un-intelligent data tiering imposed by the partitioning schema. Finally, we observe that the blind merge schema allows almost optimal FastMem utility of 0.96, compared to 0.87 with the fair merge schema.

Overall, the blind merge schema facilitates an optimal global data placement across co-running applications and high FastMem utility, leveraging the low access time for objects in FastMem with high benefit factor, as well as maintaining the low impact to performance slowdown of objects with low benefit factor, due to the efficient usage of the SlowMem bandwidth.

## Polybench Experiments

We now experiment with a setup where the overall FastMem capacity is 1 GB, so as to highlight the importance of each individual choice in an environment with restricted FastMem capacity. We collocate two high sensitivity kernels jacobi-2d and fdtd-2d, which have data objects of 500 MB each. Figure 4 shows the tiering when applying fair and blind merge. More specifically, fair merge will choose the object with highest benefit factor from each application. In contrast, blind merge prioritizes jacobi-2d over fdtd-2d, because its data objects have higher overall benefit factor values, as you can refer back to table 3. Figure 4 shows the execution time of each collocated kernel, normalized to the baseline case where all data could fit into FastMem in standalone execution. We can first observe the impact of data tiering, especially in the case of fdtd-2d, where blind merge is equivalent to the worst case scenario, where all objects are allocated in SlowMem. However, we notice that blind merge leads to less overall slowdown during collocation. This can be potentially attributed to the fact that memory requests can be serviced in parallel from FastMem and SlowMem for the different applications due to the better bandwidth usage distribution, even though accessing SlowMem maybe incur higher latency. Overall, prioritizing one application over another one, even though it's not fair, it may lead to better performance across both applications.

We now apply the blind merge schema, when collocating high and low sensitivity kernels, jacobi-2d and adi. We observe in Figure 4 that for the blind merge schema, the impact of collocation compared to standalone and baseline, is much more significant for jacobi-2d as it is a high sensitivity kernel, rather than adi that has very low sensitivity. Therefore, we see that jacobi-2d is in greater need of FastMem, so as to mitigate the performace slowdown. However, the absolute benefit factor values do not capture the overall sensitivity of the application. This is the reason why, we propose a *co-benefit factor*, which scales the current benefit factor by a value that corresponds to the overall slowdown of the application execution time when all data is allocated in SlowMem compared to FastMem, which is the value that essentially captures the overall application sensitivity level.

$$Co-Benefit(O) = floor(\frac{S}{F}) * \frac{t(O)-S}{F-S}$$

Table 3 includes the co-benefit values for the different objects of every application. We note that non-sensitive kernels have zero co-benefit values, because they should not get prioritized for placement in FastMem, as allocation in SlowMem does not impact overall performace.

**CoMerge.** This is a direct mergesort of the *co-benefit factor* values of the data structures across all collocated applications. Objects are placed in FastMem in descending co-benefit factor order, until no other object can be placed due to capacity restrictions. Since the co-benefit factor now captures the overall application sensitivity to SlowMem, objects from more sensitive workloads get higher

weight thus priority in the above sorting. If the collocated applications belong in the same sensitivity level, then the technique is the same with the blind merge, due to the way the co-benefit factor is calculated to scale with the level of sensitivity.

Therefore, back in the example of Figure 4 we see that a CoMerge policy will prioritize jacobi-2d over adi and this data arrangement mitigates the slowdown for both kernels, even more significantly for jacobi-2d that is a high sensitivity kernel.

## Takeaways

In conclusion, we propose CoMerge, a memory sharing technique that can provide the most intelligent global data tiering of application data structures that are collocated in shared heterogeneous memory environments. First, CoMerge is able to maximize the Fast-Mem utility due to the fact that is a memory sharing technique. Second, it can efficiently mitigate the performance slowdown across all collocated applications, via the use of co-benefit factor values that are able to capture the exact impact of a data structure to the application performance in shared environments, incorporating the overall application sensitivity to SlowMem. CoMerge sorts the global object pool in descending co-benefit factor value and allocates them in FastMem until capacity is full. This technique leverages both the fast access time to FastMem for objects with high benefit factor, as well as the SlowMem bandwidth for objects with low benefit factor.

# 5 FUTURE WORK

Moving forward, there is great need to diverge from a-priori offline profiling solutions. CoMerge can function under the assumption that applications are profiled and the global tiering is determined, before they can all start executing. This is not the case in the majority of multi-tenant environments, where different users can share resources and execute dynamic workloads at any point of time. Thus, offline profiling and synchronized solutions are very restrictive. This observation further enhances the need for OS-level online solutions, that need to monitor the behavior of applications, focusing on the data structures that are critical to performance, in order to determine sensitivity levels and migrations decisions, so as to maximize the utility and fairly resolve the competition for fast memory allocations across different co-existing kernels. We believe that there can be cross-stack solutions, where application hints or compliler-assisted solutions can help identify the critical to performance data structures and limit the spectrum of the unavoidable OS-level online monitoring infrastructure.

## 6 SUMMARY

In this work we investigate the potential to extend existing data tiering solutions, in order to facilitate efficient data placement and mitigate the performance slowdown across applications in shared heterogenous memory subsytems. We propose *CoMerge*, a memory-sharing schema that merges per application tierings and a-priori decides the priority placements across applications, with respect to the overall application sensitivity to accesses in slower memory components and the available fast memory capacity. We motivate the need for sensitivity aware decisions, based on the observations that applications or application phases may incur different degrees

of slowdown when allocating data in slow memory, as well as the fact that not all applications' data structures contribute equally to the overall execution time. This applies for both single as well multi-threaded applications. We define a per data object co-benefit factor, which captures the importance of allocating the object in FastMem by observing its contribution to the workload runtime with respect to the overall application sensitivity to slower memory. We first experiment with static partitioning schemas, and show that they may fail to maximize the utilization of the available fast memory as well as significantly hurt performance due to un-intelligent data tiering. Then, we show that with CoMerge, a memory sharing policy, we can achieve optimal data tiering across all collocated applications via ordering fast memory allocations according to the object's co-benefit factor. In this way, we achieve high utilization of the shared fast memory and mitigate the slowdown across all collocated applications, even though fairly distributed usage of the fast memory is not guaranteed.

**Acknowledgement.** We thank the anonymous reviewers for their helpful feedback. This work is supported by the Department of Energy, through the ECP SICM and SSIO UNITY projects.

## REFERENCES

- 2017. CORAL Benchmark Codes. (March 2017). https://asc.llnl.gov/ CORAL-benchmarks/
- [2] Greg Bronevetsky, John Gyllenhaal, and Bronis R. De Supinski. 2008. CLOMP: Accurately Characterizing OpenMP Application Overheads. In Proceedings of the 4th International Conference on OpenMP in a New Era of Parallelism (IWOMP'08). Springer-Verlag, Berlin, Heidelberg, 13–25. http://dl.acm.org/citation.cfm?id= 1789826.1789829
- [3] Christopher Cantalupo, Vishwanath Venkatesan, Jeff R. Hammond, Krzysztof Czurylo, and Simon Hammond. 2015. memkind: An Extensible Heap Memory Manager for Heterogeneous Memory Platforms and Mixed Memory Policies. In Workshop on Runtime and Operating Systems for Supercomputers (ROSS 2015).
- [4] Chia-Chen Chou, Aamer Jaleel, and Moinuddin Qureshi. 2015. BATMAN: Maximizing Bandwidth Utilization for Hybrid Memory Systems. In Technical Report, TR-CARET-2015-01 (March 9, 2015).
- [5] Subramanya R. Dulloor, Amitabha Roy, Zheguang Zhao, Narayanan Sundaram, Nadathur Satish, Rajesh Sankaran, Jeff Jackson, and Karsten Schwan. 2016. Data Tiering in Heterogeneous Memory Systems. In Proceedings of the Eleventh European Conference on Computer Systems (EuroSys '16). ACM, New York, NY, USA, Article 15, 16 pages. https://doi.org/10.1145/2901318.2901344
- [6] Scott Grauer-gray, Lifan Xu, Robert Searles, Sudhee Ayalasomayajula, and John Cavazos. 2012. Auto-tuning a high-level language targeted to GPU codes. In In Innovative Parallel Computing Conference. IEEE.
- [7] Sudarsun Kannan, Ada Gavrilovska, Vishal Gupta, and Karsten Schwan. 2017. HeteroOS - OS Design for Heterogeneous Memory Management in Datacenter. In 44th International Symposium on Computer Architecture (ISCA'17). Toronto, ON.
- [8] Sudarsun Kannan, Ada Gavrilovska, and Karsten Schwan. 2016. pVM: Persistent Virtual Memory for Efficient Capacity Scaling and Object Storage. In Proceedings of the Eleventh European Conference on Computer Systems (EuroSys '16). ACM, New York, NY, USA, Article 13, 16 pages. https://doi.org/10.1145/2901318.2901325
- [9] John McCalpin. 2017. STREAM. (March 2017). http://www.cs.virginia.edu/ stream/ref.html
- [10] Antonio J. Peña and Pavan Balaji. 2016. A Data-oriented Profiler to Assist in Data Partitioning and Distribution for Heterogeneous Memory in HPC. Parallel Comput. 51, C (Jan. 2016), 46–55. https://doi.org/10.1016/j.parco.2015.10.006
- [11] Antonio J. PeÃśa and Pavan Balaji. 2014. Toward the efficient use of multiple explicitly managed memory subsystems. In Proc. IEEE International International Conference on Cluster Computing (CLUSTER'14). 123–131.
- [12] L. Pouchet. 2017. PolyBench/C: the Polyhedral Benchmark suite@MISC. (March 2017). http://web.cse.ohio-state.edu/~pouchet/software/polybench/
- [13] Katherine Riley. 2017. ASCR Facilities Requirements. (2017). exascaleage.org.
- [14] Du Shen, Xu Liu, and Felix Xiaozhu Lin. 2016. Characterizing Emerging Heterogeneous Memory. In Proceedings of the 2016 ACM SIGPLAN International Symposium on Memory Management (ISMM 2016). ACM, New York, NY, USA, 13–23. https://doi.org/10.1145/2926697.2926702

[15] John R Tramm, Andrew R Siegel, Tanzima Islam, and Martin Schulz. [n. d.]. XSBench - The Development and Verification of a Performance Abstraction for Monte Carlo Reactor Analysis. In PHYSOR 2014 - The Role of Reactor Physics toward a Sustainable Future. Kyoto.